ai18493b

## 3 Pinouts and pin description

CDD COAL COAL CARPORT OF THE PART OF THE P PC13 d 47 UCAP 2 46 PA13 45 PA12 44 PA11 43 PA10 PC14 🖂 3 PH1 □ 42 PA9 PA8 PC0 d 8 LQFP64 40 PC9 PC1 🗖 9 39 PC8 38 PC7 VSSA | 12 37 PC6 36 PB15 VDDA | PA0\_WKUP | 35 PB14 34 PB13 PA1 15 PA2 33 PB12 

Figure 12. STM32F40xxx LQFP64 pinout

1. The above figure shows the package top view.





Figure 13. STM32F40xxx LQFP100 pinout

1. The above figure shows the package top view.

8 108 🗗 V<sub>DD</sub> PE2 4 1 107 | V<sub>SS</sub> 106 | V<sub>CAP</sub> 105 | PA13 PE3 🗆 2 PE4 🗆 3 PE5 🗆 4 PE6 4 5 104 🗖 PA 12 VBAT ☐ 6 103 PA11 PC13 ☐ 7 102 PA 10 101 PA9 100 PA8 PC14 🗖 8 PC15 □ 9 PF0 □ 10 PF1 □ 11 99 | PC9 98 🗖 PC8 PF2 ☐ 12 97 🗖 PC7 PF3 ☐ 13 96 □ PC6 95 | V<sub>DD</sub> PF4 🗖 14 94 | V<sub>SS</sub> 93 | PG8 PF5 🗖 15 V<sub>SS</sub> □ 16 V<sub>DD</sub> □ 17 PF6 □ 18 92 | PG7 91 □ PG6 LQFP144 PF7 🗖 19 90 PG5 89 🗖 PG4 PF8 20 PF9 🗖 21 88 🗖 PG3 PF10 22 87 | PG2 PH0 ☐ 23 86 PD15 PH1 🗖 24 85 PD14 84  $rac{1}{2}$   $v_{DD}$ NRST 25 83 \( \subset V\_{SS} \) PC0 ☐ 26 82 | PD13 81 □PD12 PC3 ☐ 29 80 PD11 V<sub>DD</sub> □ 30 V<sub>SSA</sub> □ 31 79 PD10 78 PD9 V<sub>REF+</sub> ☐ 32 77 | PD8 V<sub>DDA</sub> 33 PA0 34 76 □PB15 75 PB14 74 PB13 73 PB12 PA1☐ 35 PA2□ 36 ai18496b

Figure 14. STM32F40xxx LQFP144 pinout

1. The above figure shows the package top view.

176 D P17
175 D P16
177 D P16
177 D P16
177 D P17
170 D P17
171 D P17
170 D P17
170 D P17
170 D P18
160 D P18
160 D P18
160 D P18
160 D P18
161 D P18
162 D P18
163 D P18
174 D P18
175 D PE2 ☐ 1 PE3 ☐ 2 132 🗖 PI1 131 □ PI0 PE4 3 130 PH15 PE5 PH14 129 PE6 5 V<sub>BAT</sub> ☐ 6 126 | V<sub>SS</sub> 125 | V<sub>CAP\_2</sub> PC13 🗆 8 PC14 🗆 9 124 PA13 PC15 | 10 123 🗖 PA12 PI9 🗖 11 122 □ PA11 PI10 | 12 PI11 | 13 121 PA10 120 🗖 PA9 119 PA8 118 PC9 PC8 PF0 16 117 PF1 🗖 17 116 115 PC6 PF2 | 18 PF3 🗆 19 114 🗖 V<sub>DD</sub> PF4 🗖 20 113 □ V<sub>SS</sub> PF5 21 112 PG8 LQFP176 V<sub>SS</sub> 22 111 □ PG7 V<sub>DD</sub> ☐ 23 110 PG6 PF6 24 109 F PG5 108 PG4 107 PG3 PF7 25 PF8 26 106 PG2 105 PD15 PF9 27 PF10 28 PH0 🗆 29 104 PD14 PH1 30 NRST 31 103 □ V<sub>DD</sub> 102 Vss PC0 = 32 PC1 = 33 □ PD13 100 PD12 99 | PD11 98 | PD10 PC2 34 PC3 35 97 PD9 96 PD8 V<sub>DD</sub> □ 36 V<sub>SSA</sub> □ 37 95 | PB15 94 | PB14 V<sub>REF+</sub> □ 38 V<sub>DDA</sub> □ 39 PA0 □ 40 94 93 | PB13 PA1 41 PA2 42 PH2 43 92 PB12 91 | V<sub>DD</sub> 90 | V<sub>SS</sub> 89 | PH12 PH3 44 

Figure 15. STM32F40xxx LQFP176 pinout

1. The above figure shows the package top view.

MS19916V4

Figure 16. STM32F40xxx UFBGA176 ballout

|   | 1     | 2   | 3    | 4              | 5   | 6      | 7    | 8    | 9    | 10     | 11   | 12   | 13     | 14   | 15   |
|---|-------|-----|------|----------------|-----|--------|------|------|------|--------|------|------|--------|------|------|
| Α | PE3   | PE2 | PE1  | PE0            | PB8 | PB5    | PG14 | PG13 | PB4  | PB3    | PD7  | PC12 | PA15   | PA14 | PA13 |
| В | PE4   | PE5 | PE6  | PB9            | PB7 | PB6    | PG15 | PG12 | PG11 | PG10   | PD6  | PD0  | PC11   | PC10 | PA12 |
| С | VBAT  | PI7 | PI6  | PI5            | VDD | PDR_ON | VDD  | VDD  | VDD  | PG9    | PD5  | PD1  | PI3    | PI2  | PA11 |
| D | PC13  | PI8 | PI9  | PI4            | VSS | воото  | VSS  | VSS  | VSS  | PD4    | PD3  | PD2  | PH15   | PI1  | PA10 |
| Е | PC14  | PF0 | PI10 | PI11           |     |        |      |      |      |        |      | PH13 | PH14   | PI0  | PA9  |
| F | PC15  | VSS | VDD  | PH2            |     | VSS    | VSS  | VSS  | VSS  | VSS    |      | VSS  | VCAP_2 | PC9  | PA8  |
| G | PH0   | VSS | VDD  | PH3            |     | VSS    | VSS  | VSS  | VSS  | VSS    |      | VSS  | VDD    | PC8  | PC7  |
| Н | PH1   | PF2 | PF1  | PH4            |     | VSS    | VSS  | VSS  | VSS  | VSS    |      | VSS  | VDD    | PG8  | PC6  |
| J | NRST  | PF3 | PF4  | PH5            |     | VSS    | VSS  | VSS  | VSS  | VSS    |      | VDD  | VDD    | PG7  | PG6  |
| K | PF7   | PF6 | PF5  | VDD            |     | VSS    | VSS  | VSS  | VSS  | VSS    |      | PH12 | PG5    | PG4  | PG3  |
| L | PF10  | PF9 | PF8  | BYPASS_<br>REG |     |        |      |      |      |        |      | PH11 | PH10   | PD15 | PG2  |
| М | VSSA  | PC0 | PC1  | PC2            | PC3 | PB2    | PG1  | VSS  | VSS  | VCAP_1 | PH6  | PH8  | PH9    | PD14 | PD13 |
| N | VREF- | PA1 | PA0  | PA4            | PC4 | PF13   | PG0  | VDD  | VDD  | VDD    | PE13 | PH7  | PD12   | PD11 | PD10 |
| Р | VREF+ | PA2 | PA6  | PA5            | PC5 | PF12   | PF15 | PE8  | PE9  | PE11   | PE14 | PB12 | PB13   | PD9  | PD8  |
| R | VDDA  | PA3 | PA7  | PB1            | PB0 | PF11   | PF14 | PE7  | PE10 | PE12   | PE15 | PB10 | PB11   | PB14 | PB15 |

<sup>1.</sup> This figure shows the package top view.

45/203

MS30402V1

10 2 8 7 PA14 VBAT PC13 PDR\_ON воот0 PB4 PD7 PD4 PC12 VDD PC14 PI1 PC15 VDD PB3 PD6 PD2 PA15 VCAP\_2 PB7 В С PA0 VSS PB9 PB6 PD5 PD1 PC11 PI0 PA12 PA11 BYPASS REG PA13 PB8 PB5 PD0 PC10 PA10 PA8 PC3 Е PC0 VSS VDD VSS VDD PC9 PC8 PC7 VSS F PH0 PH1 VDD PE10 PE14 VCAP\_1 PC6 PD14 PD15 PA1 G NRST VDDA PB0 PE7 PE13 PE15 PD10 PD12 PD11 Н PA6 PB1 PE12 PB10 PD9 PB15 PA7 PB2 PE9 PE11 PB11 PB12 PB14 PB13

Figure 17. STM32F40xxx WLCSP90 ballout

Table 6. Legend/abbreviations used in the pinout table

| Name                 | Abbreviation                                                                                   | Definition                                                                                         |  |  |  |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin name             |                                                                                                | specified in brackets below the pin name, the pin function during and after as the actual pin name |  |  |  |  |  |  |
|                      | S                                                                                              | Supply pin                                                                                         |  |  |  |  |  |  |
| Pin type             | I                                                                                              | Input only pin                                                                                     |  |  |  |  |  |  |
|                      | I/O                                                                                            | Input / output pin                                                                                 |  |  |  |  |  |  |
|                      | FT                                                                                             | 5 V tolerant I/O  3.3 V tolerant I/O directly connected to ADC                                     |  |  |  |  |  |  |
| I/O structure        | TTa                                                                                            |                                                                                                    |  |  |  |  |  |  |
| i/O structure        | В                                                                                              | Dedicated BOOT0 pin                                                                                |  |  |  |  |  |  |
|                      | RST                                                                                            | Bidirectional reset pin with embedded weak pull-up resistor                                        |  |  |  |  |  |  |
| Notes                | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after res |                                                                                                    |  |  |  |  |  |  |
| Alternate functions  | Functions selected through GPIOx_AFR registers                                                 |                                                                                                    |  |  |  |  |  |  |
| Additional functions | Functions directly selected/enabled through peripheral registers                               |                                                                                                    |  |  |  |  |  |  |

<sup>1.</sup> This figure shows the package bump view.

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup>

|        | F       | Pin r   | numb    | er       |         |                                                      |          | •               |            | Dan dennitions.                                          |                                    |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|------------|----------------------------------------------------------|------------------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes      | Alternate functions                                      | Additional<br>functions            |
| -      | -       | 1       | 1       | A2       | 1       | PE2                                                  | I/O      | FT              | -          | TRACECLK/ FSMC_A23 /<br>ETH_MII_TXD3 /<br>EVENTOUT       | -                                  |
| -      | -       | 2       | 2       | A1       | 2       | PE3                                                  | I/O      | FT              | -          | TRACED0/FSMC_A19 /<br>EVENTOUT                           | -                                  |
| -      | -       | 3       | 3       | B1       | 3       | PE4                                                  | I/O      | FT              | -          | TRACED1/FSMC_A20 /<br>DCMI_D4/ EVENTOUT                  | -                                  |
| -      | 1       | 4       | 4       | B2       | 4       | PE5                                                  | I/O      | FT              | 1          | TRACED2 / FSMC_A21 /<br>TIM9_CH1 / DCMI_D6 /<br>EVENTOUT | -                                  |
| -      | -       | 5       | 5       | ВЗ       | 5       | PE6                                                  | I/O      | FT              | -          | TRACED3 / FSMC_A22 /<br>TIM9_CH2 / DCMI_D7 /<br>EVENTOUT | -                                  |
| 1      | A10     | 6       | 6       | C1       | 6       | $V_{BAT}$                                            | S        | 1               | -          | -                                                        | -                                  |
| -      | -       | -       | -       | D2       | 7       | PI8                                                  | I/O      | FT              | (3)(<br>4) | EVENTOUT                                                 | RTC_TAMP1,<br>RTC_TAMP2,<br>RTC_TS |
| 2      | A9      | 7       | 7       | D1       | 8       | PC13                                                 | I/O      | FT              | (3)<br>(4) | EVENTOUT                                                 | RTC_OUT,<br>RTC_TAMP1,<br>RTC_TS   |
| 3      | B10     | 8       | 8       | E1       | 9       | PC14/OSC32_IN<br>(PC14)                              | I/O      | FT              | (3)(<br>4) | EVENTOUT                                                 | OSC32_IN <sup>(5)</sup>            |
| 4      | В9      | 9       | 9       | F1       | 10      | PC15/<br>OSC32_OUT<br>(PC15)                         | I/O      | FT              | (3)(<br>4) | EVENTOUT                                                 | OSC32_OUT <sup>(5)</sup>           |
| -      | -       | -       | -       | D3       | 11      | PI9                                                  | I/O      | FT              | -          | CAN1_RX / EVENTOUT                                       | -                                  |
| -      | -       | -       | -       | E3       | 12      | PI10                                                 | I/O      | FT              | -          | ETH_MII_RX_ER /<br>EVENTOUT                              | -                                  |
| -      | -       | ı       | ı       | E4       | 13      | PI11                                                 | I/O      | FT              | -          | OTG_HS_ULPI_DIR /<br>EVENTOUT                            | -                                  |
| -      | -       | -       | -       | F2       | 14      | V <sub>SS</sub>                                      | S        | ı               | -          | -                                                        | -                                  |
| _      | -       | -       | -       | F3       | 15      | $V_{DD}$                                             | S        | -               | -          | -                                                        | -                                  |
| -      | -       | -       | 10      | E2       | 16      | PF0                                                  | I/O      | FT              | -          | FSMC_A0 / I2C2_SDA /<br>EVENTOUT                         | -                                  |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | F       | Pin r   | numb    |          |         |                                                      |          |                 |       | ennitions (Continued)                                                     |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                       | Additional<br>functions |
| -      | -       | -       | 11      | НЗ       | 17      | PF1                                                  | I/O      | FT              | -     | FSMC_A1 / I2C2_SCL /<br>EVENTOUT                                          | -                       |
| -      | -       | -       | 12      | H2       | 18      | PF2                                                  | I/O      | FT              | -     | FSMC_A2 / I2C2_SMBA /<br>EVENTOUT                                         | -                       |
| -      | -       | -       | 13      | J2       | 19      | PF3                                                  | I/O      | FT              | (5)   | FSMC_A3/EVENTOUT                                                          | ADC3_IN9                |
| -      | -       | -       | 14      | J3       | 20      | PF4                                                  | I/O      | FT              | (5)   | FSMC_A4/EVENTOUT                                                          | ADC3_IN14               |
| -      | -       | -       | 15      | K3       | 21      | PF5                                                  | I/O      | FT              | (5)   | FSMC_A5/EVENTOUT                                                          | ADC3_IN15               |
| -      | C9      | 10      | 16      | G2       | 22      | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                         | -                       |
| -      | B8      | 11      | 17      | G3       | 23      | $V_{DD}$                                             | S        | -               | -     | -                                                                         | -                       |
| -      | -       | -       | 18      | K2       | 24      | PF6                                                  | I/O      | FT              | (5)   | TIM10_CH1 /<br>FSMC_NIORD/<br>EVENTOUT                                    | ADC3_IN4                |
| -      | -       | -       | 19      | K1       | 25      | PF7                                                  | I/O      | FT              | (5)   | TIM11_CH1/FSMC_NREG/<br>EVENTOUT                                          | ADC3_IN5                |
| -      | -       | -       | 20      | L3       | 26      | PF8                                                  | I/O      | FT              | (5)   | TIM13_CH1 /<br>FSMC_NIOWR/<br>EVENTOUT                                    | ADC3_IN6                |
| -      | -       | -       | 21      | L2       | 27      | PF9                                                  | I/O      | FT              | (5)   | TIM14_CH1 / FSMC_CD/<br>EVENTOUT                                          | ADC3_IN7                |
| -      | -       | -       | 22      | L1       | 28      | PF10                                                 | I/O      | FT              | (5)   | FSMC_INTR/ EVENTOUT                                                       | ADC3_IN8                |
| 5      | F10     | 12      | 23      | G1       | 29      | PH0/OSC_IN<br>(PH0)                                  | I/O      | FT              | -     | EVENTOUT                                                                  | OSC_IN <sup>(5)</sup>   |
| 6      | F9      | 13      | 24      | H1       | 30      | PH1/OSC_OUT<br>(PH1)                                 | I/O      | FT              | -     | EVENTOUT                                                                  | OSC_OUT <sup>(5)</sup>  |
| 7      | G10     | 14      | 25      | J1       | 31      | NRST                                                 | I/O      | RST             | -     | -                                                                         | -                       |
| 8      | E10     | 15      | 26      | M2       | 32      | PC0                                                  | I/O      | FT              | (5)   | OTG_HS_ULPI_STP/<br>EVENTOUT                                              | ADC123_IN10             |
| 9      | -       | 16      | 27      | МЗ       | 33      | PC1                                                  | I/O      | FT              | (5)   | ETH_MDC/ EVENTOUT                                                         | ADC123_IN11             |
| 10     | D10     | 17      | 28      | M4       | 34      | PC2                                                  | I/O      | FT              | (5)   | SPI2_MISO /<br>OTG_HS_ULPI_DIR /<br>ETH_MII_TXD2<br>/I2S2ext_SD/ EVENTOUT | ADC123_IN12             |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | I       | Pin r   | numb    |          |         |                                                      |          |                 |       | ennidons / (continued)                                                                        |                                    |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------|------------------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                           | Additional<br>functions            |
| 11     | E9      | 18      | 29      | M5       | 35      | PC3                                                  | I/O      | FT              | (5)   | SPI2_MOSI / I2S2_SD /<br>OTG_HS_ULPI_NXT /<br>ETH_MII_TX_CLK/<br>EVENTOUT                     | ADC123_IN13                        |
| -      | -       | 19      | 30      | -        | 36      | $V_{DD}$                                             | S        | -               | -     | -                                                                                             | -                                  |
| 12     | H10     | 20      | 31      | M1       | 37      | $V_{SSA}$                                            | S        | ı               | -     | -                                                                                             | -                                  |
| -      | ı       | -       | ı       | N1       | -       | $V_{REF-}$                                           | S        | ı               | -     | -                                                                                             | -                                  |
| -      | -       | 21      | 32      | P1       | 38      | V <sub>REF+</sub>                                    | S        | -               | -     | -                                                                                             | -                                  |
| 13     | G9      | 22      | 33      | R1       | 39      | $V_{DDA}$                                            | S        | -               | -     | -                                                                                             | -                                  |
| 14     | C10     | 23      | 34      | N3       | 40      | PA0/WKUP<br>(PA0)                                    | I/O      | FT              | (6)   | USART2_CTS/ UART4_TX/ ETH_MII_CRS / TIM2_CH1_ETR/ TIM5_CH1 / TIM8_ETR/ EVENTOUT               | ADC123_IN0/WKU<br>P <sup>(5)</sup> |
| 15     | F8      | 24      | 35      | N2       | 41      | PA1                                                  | I/O      | FT              | (5)   | USART2_RTS / UART4_RX/ ETH_RMII_REF_CLK / ETH_MII_RX_CLK / TIM5_CH2 / TIM2_CH2/ EVENTOUT      | ADC123_IN1                         |
| 16     | J10     | 25      | 36      | P2       | 42      | PA2                                                  | I/O      | FT              | (5)   | USART2_TX/TIM5_CH3 /<br>TIM9_CH1 / TIM2_CH3 /<br>ETH_MDIO/ EVENTOUT                           | ADC123_IN2                         |
| -      | -       | -       | -       | F4       | 43      | PH2                                                  | I/O      | FT              | -     | ETH_MII_CRS/EVENTOUT                                                                          | -                                  |
| -      | -       | -       | -       | G4       | 44      | PH3                                                  | I/O      | FT              | -     | ETH_MII_COL/EVENTOUT                                                                          | -                                  |
| -      | -       | -       | -       | H4       | 45      | PH4                                                  | I/O      | FT              | -     | I2C2_SCL /<br>OTG_HS_ULPI_NXT/<br>EVENTOUT                                                    | -                                  |
| _      | -       | -       | -       | J4       | 46      | PH5                                                  | I/O      | FT              | -     | I2C2_SDA/ EVENTOUT                                                                            | -                                  |
| 17     | H9      | 26      | 37      | R2       | 47      | PA3                                                  | I/O      | FT              | (5)   | USART2_RX/TIM5_CH4 /<br>TIM9_CH2 / TIM2_CH4 /<br>OTG_HS_ULPI_D0 /<br>ETH_MII_COL/<br>EVENTOUT | ADC123_IN3                         |
| 18     | E5      | 27      | 38      | ı        | -       | V <sub>SS</sub>                                      | S        | i               | -     | -                                                                                             | -                                  |



Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | ı       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                                                 |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                             | Additional<br>functions |
|        | D9      |         |         | L4       | 48      | BYPASS_REG                                           | I        | FT              | -     | -                                                                                               | -                       |
| 19     | E4      | 28      | 39      | K4       | 49      | $V_{DD}$                                             | S        | -               | -     | -                                                                                               | -                       |
| 20     | J9      | 29      | 40      | N4       | 50      | PA4                                                  | I/O      | ТТа             | (5)   | SPI1_NSS / SPI3_NSS /<br>USART2_CK /<br>DCMI_HSYNC /<br>OTG_HS_SOF/ I2S3_WS/<br>EVENTOUT        | ADC12_IN4<br>/DAC_OUT1  |
| 21     | G8      | 30      | 41      | P4       | 51      | PA5                                                  | I/O      | ТТа             | (5)   | SPI1_SCK/<br>OTG_HS_ULPI_CK /<br>TIM2_CH1_ETR/<br>TIM8_CH1N/ EVENTOUT                           | ADC12_IN5/DAC_<br>OUT2  |
| 22     | Н8      | 31      | 42      | P3       | 52      | PA6                                                  | I/O      | FT              | (5)   | SPI1_MISO /<br>TIM8_BKIN/TIM13_CH1 /<br>DCMI_PIXCLK / TIM3_CH1<br>/ TIM1_BKIN/ EVENTOUT         | ADC12_IN6               |
| 23     | J8      | 32      | 43      | R3       | 53      | PA7                                                  | I/O      | FT              | (5)   | SPI1_MOSI/TIM8_CH1N / TIM14_CH1/TIM3_CH2/ ETH_MII_RX_DV / TIM1_CH1N / ETH_RMII_CRS_DV/ EVENTOUT | ADC12_IN7               |
| 24     | -       | 33      | 44      | N5       | 54      | PC4                                                  | I/O      | FT              | (5)   | ETH_RMII_RX_D0 /<br>ETH_MII_RX_D0/<br>EVENTOUT                                                  | ADC12_IN14              |
| 25     | ı       | 34      | 45      | P5       | 55      | PC5                                                  | I/O      | FT              | (5)   | ETH_RMII_RX_D1 /<br>ETH_MII_RX_D1/<br>EVENTOUT                                                  | ADC12_IN15              |
| 26     | G7      | 35      | 46      | R5       | 56      | PB0                                                  | I/O      | FT              | (5)   | TIM3_CH3 / TIM8_CH2N/<br>OTG_HS_ULPI_D1/<br>ETH_MII_RXD2 /<br>TIM1_CH2N/ EVENTOUT               | ADC12_IN8               |
| 27     | H7      | 36      | 47      | R4       | 57      | PB1                                                  | I/O      | FT              | (5)   | TIM3_CH4 / TIM8_CH3N/<br>OTG_HS_ULPI_D2/<br>ETH_MII_RXD3 /<br>TIM1_CH3N/ EVENTOUT               | ADC12_IN9               |
| 28     | J7      | 37      | 48      | M6       | 58      | PB2/BOOT1<br>(PB2)                                   | I/O      | FT              | -     | EVENTOUT                                                                                        | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | Pin number |         |         |          |         |                                                      |          |                 |       |                                 |                         |
|--------|------------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------|-------------------------|
| LQFP64 | WLCSP90    | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions             | Additional<br>functions |
| -      | -          | -       | 49      | R6       | 59      | PF11                                                 | I/O      | FT              | -     | DCMI_D12/ EVENTOUT              | -                       |
| -      | 1          | -       | 50      | P6       | 60      | PF12                                                 | I/O      | FT              | -     | FSMC_A6/ EVENTOUT               | -                       |
| -      | ı          | -       | 51      | M8       | 61      | V <sub>SS</sub>                                      | S        | ı               | -     | -                               | -                       |
| -      | ı          | -       | 52      | N8       | 62      | $V_{DD}$                                             | S        | ı               | -     | -                               | -                       |
| -      | ı          | -       | 53      | N6       | 63      | PF13                                                 | I/O      | FT              | -     | FSMC_A7/ EVENTOUT               | -                       |
| -      | ı          | -       | 54      | R7       | 64      | PF14                                                 | I/O      | FT              | -     | FSMC_A8/ EVENTOUT               | -                       |
| -      | ı          | -       | 55      | P7       | 65      | PF15                                                 | I/O      | FT              | -     | FSMC_A9/ EVENTOUT               | -                       |
| -      | ı          | -       | 56      | N7       | 66      | PG0                                                  | I/O      | FT              | -     | FSMC_A10/ EVENTOUT              | -                       |
| -      | ı          | -       | 57      | M7       | 67      | PG1                                                  | I/O      | FT              | -     | FSMC_A11/ EVENTOUT              | -                       |
| -      | G6         | 38      | 58      | R8       | 68      | PE7                                                  | I/O      | FT              | ı     | FSMC_D4/TIM1_ETR/<br>EVENTOUT   | -                       |
| -      | H6         | 39      | 59      | P8       | 69      | PE8                                                  | I/O      | FT              | -     | FSMC_D5/ TIM1_CH1N/<br>EVENTOUT | -                       |
| -      | J6         | 40      | 60      | P9       | 70      | PE9                                                  | I/O      | FT              | -     | FSMC_D6/TIM1_CH1/<br>EVENTOUT   | -                       |
| -      | -          | -       | 61      | M9       | 71      | V <sub>SS</sub>                                      | S        | -               | -     | -                               | -                       |
| -      | 1          | -       | 62      | N9       | 72      | $V_{DD}$                                             | S        | ı               | -     | -                               | -                       |
| -      | F6         | 41      | 63      | R9       | 73      | PE10                                                 | I/O      | FT              | -     | FSMC_D7/TIM1_CH2N/<br>EVENTOUT  | -                       |
| -      | J5         | 42      | 64      | P10      | 74      | PE11                                                 | I/O      | FT              | -     | FSMC_D8/TIM1_CH2/<br>EVENTOUT   | -                       |
| -      | H5         | 43      | 65      | R10      | 75      | PE12                                                 | I/O      | FT              | -     | FSMC_D9/TIM1_CH3N/<br>EVENTOUT  | -                       |
| -      | G5         | 44      | 66      | N11      | 76      | PE13                                                 | I/O      | FT              | -     | FSMC_D10/TIM1_CH3/<br>EVENTOUT  | -                       |
| -      | F5         | 45      | 67      | P11      | 77      | PE14                                                 | I/O      | FT              | -     | FSMC_D11/TIM1_CH4/<br>EVENTOUT  | -                       |
| -      | G4         | 46      | 68      | R11      | 78      | PE15                                                 | I/O      | FT              | -     | FSMC_D12/TIM1_BKIN/<br>EVENTOUT | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | ı       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                                                            |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                        | Additional<br>functions |
| 29     | H4      | 47      | 69      | R12      | 79      | PB10                                                 | I/O      | FT              | -     | SPI2_SCK / I2S2_CK /<br>I2C2_SCL/ USART3_TX /<br>OTG_HS_ULPI_D3 /<br>ETH_MII_RX_ER /<br>TIM2_CH3/ EVENTOUT | -                       |
| 30     | J4      | 48      | 70      | R13      | 80      | PB11                                                 | I/O      | FT              | -     | I2C2_SDA/USART3_RX/ OTG_HS_ULPI_D4 / ETH_RMII_TX_EN/ ETH_MII_TX_EN / TIM2_CH4/ EVENTOUT                    | -                       |
| 31     | F4      | 49      | 71      | M10      | 81      | V <sub>CAP_1</sub>                                   | S        |                 | -     | -                                                                                                          | -                       |
| 32     | ı       | 50      | 72      | N10      | 82      | $V_{DD}$                                             | S        |                 | -     | -                                                                                                          | -                       |
| 1      | -       | -       | ı       | M11      | 83      | PH6                                                  | 1/0      | FT              | -     | I2C2_SMBA/TIM12_CH1/<br>ETH_MII_RXD2/<br>EVENTOUT                                                          | -                       |
| -      | -       | -       | -       | N12      | 84      | PH7                                                  | I/O      | FT              | -     | I2C3_SCL /<br>ETH_MII_RXD3/<br>EVENTOUT                                                                    | -                       |
| -      | -       | -       | -       | M12      | 85      | PH8                                                  | I/O      | FT              | -     | I2C3_SDA /<br>DCMI_HSYNC/<br>EVENTOUT                                                                      | -                       |
| -      | -       | -       | -       | M13      | 86      | PH9                                                  | I/O      | FT              | -     | I2C3_SMBA / TIM12_CH2/<br>DCMI_D0/ EVENTOUT                                                                | -                       |
| -      | -       | -       | -       | L13      | 87      | PH10                                                 | I/O      | FT              | -     | TIM5_CH1 / DCMI_D1/<br>EVENTOUT                                                                            | -                       |
| -      | -       | -       | -       | L12      | 88      | PH11                                                 | I/O      | FT              | -     | TIM5_CH2 / DCMI_D2/<br>EVENTOUT                                                                            | -                       |
| -      | -       | -       | 1       | K12      | 89      | PH12                                                 | I/O      | FT              | -     | TIM5_CH3 / DCMI_D3/<br>EVENTOUT                                                                            | -                       |
| -      | ı       | -       | -       | H12      | 90      | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                                          | -                       |
| -      | -       | -       | -       | J12      | 91      | $V_{DD}$                                             | S        | -               | -     | -                                                                                                          | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | ı       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                                                                                   |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                               | Additional<br>functions |
| 33     | J3      | 51      | 73      | P12      | 92      | PB12                                                 | I/O      | FT              | -     | SPI2_NSS / I2S2_WS / I2C2_SMBA/ USART3_CK/TIM1_BKIN / CAN2_RX / OTG_HS_ULPI_D5/ ETH_RMII_TXD0 / ETH_MII_TXD0/ OTG_HS_ID/ EVENTOUT | -                       |
| 34     | J1      | 52      | 74      | P13      | 93      | PB13                                                 | I/O      | FT              | -     | SPI2_SCK / I2S2_CK / USART3_CTS/ TIM1_CH1N /CAN2_TX / OTG_HS_ULPI_D6 / ETH_RMII_TXD1 / ETH_MII_TXD1/ EVENTOUT                     | OTG_HS_VBUS             |
| 35     | J2      | 53      | 75      | R14      | 94      | PB14                                                 | I/O      | FT              | -     | SPI2_MISO/TIM1_CH2N /<br>TIM12_CH1 /<br>OTG_HS_DM/<br>USART3_RTS /<br>TIM8_CH2N/I2S2ext_SD/<br>EVENTOUT                           | -                       |
| 36     | H1      | 54      | 76      | R15      | 95      | PB15                                                 | I/O      | FT              | -     | SPI2_MOSI / I2S2_SD/<br>TIM1_CH3N / TIM8_CH3N<br>/ TIM12_CH2 /<br>OTG_HS_DP/ EVENTOUT                                             | RTC_REFIN               |
| -      | H2      | 55      | 77      | P15      | 96      | PD8                                                  | I/O      | FT              | -     | FSMC_D13/USART3_TX/<br>EVENTOUT                                                                                                   | -                       |
| -      | НЗ      | 56      | 78      | P14      | 97      | PD9                                                  | I/O      | FT              | -     | FSMC_D14/USART3_RX/<br>EVENTOUT                                                                                                   | -                       |
| -      | G3      | 57      | 79      | N15      | 98      | PD10                                                 | I/O      | FT              | -     | FSMC_D15/USART3_CK/<br>EVENTOUT                                                                                                   | -                       |
| -      | G1      | 58      | 80      | N14      | 99      | PD11                                                 | I/O      | FT              | -     | FSMC_CLE /<br>FSMC_A16/USART3_CTS/<br>EVENTOUT                                                                                    | -                       |
| -      | G2      | 59      | 81      | N13      | 100     | PD12                                                 | I/O      | FT              | -     | FSMC_ALE/<br>FSMC_A17/TIM4_CH1 /<br>USART3_RTS/<br>EVENTOUT                                                                       | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | ı       | Pin r   | numb    |          |         |                                                      |          |                 |       | ennitions (Continued)                                                |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|----------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                  | Additional<br>functions |
| -      | -       | 60      | 82      | M15      | 101     | PD13                                                 | I/O      | FT              | -     | FSMC_A18/TIM4_CH2/<br>EVENTOUT                                       | -                       |
| -      | ı       | -       | 83      | -        | 102     | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                    | -                       |
| -      | -       | -       | 84      | J13      | 103     | $V_{DD}$                                             | S        |                 | -     | -                                                                    | -                       |
| -      | F2      | 61      | 85      | M14      | 104     | PD14                                                 | I/O      | FT              | -     | FSMC_D0/TIM4_CH3/<br>EVENTOUT/ EVENTOUT                              | -                       |
| -      | F1      | 62      | 86      | L14      | 105     | PD15                                                 | I/O      | FT              | -     | FSMC_D1/TIM4_CH4/<br>EVENTOUT                                        | -                       |
| -      | -       | -       | 87      | L15      | 106     | PG2                                                  | I/O      | FT              | -     | FSMC_A12/ EVENTOUT                                                   | -                       |
| -      | -       | -       | 88      | K15      | 107     | PG3                                                  | I/O      | FT              | -     | FSMC_A13/ EVENTOUT                                                   | -                       |
| -      | ı       | -       | 89      | K14      | 108     | PG4                                                  | I/O      | FT              | -     | FSMC_A14/ EVENTOUT                                                   | -                       |
| -      | -       | -       | 90      | K13      | 109     | PG5                                                  | I/O      | FT              | -     | FSMC_A15/ EVENTOUT                                                   | -                       |
| -      | -       | -       | 91      | J15      | 110     | PG6                                                  | I/O      | FT              | -     | FSMC_INT2/ EVENTOUT                                                  | -                       |
| -      | ı       | -       | 92      | J14      | 111     | PG7                                                  | I/O      | FT              | -     | FSMC_INT3/USART6_CK/<br>EVENTOUT                                     | -                       |
| -      | -       | -       | 93      | H14      | 112     | PG8                                                  | I/O      | FT              | -     | USART6_RTS /<br>ETH_PPS_OUT/<br>EVENTOUT                             | -                       |
| -      | -       | -       | 94      | G12      | 113     | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                    | -                       |
| -      | 1       | -       | 95      | H13      | 114     | $V_{DD}$                                             | S        |                 | -     | -                                                                    | -                       |
| 37     | F3      | 63      | 96      | H15      | 115     | PC6                                                  | I/O      | FT              | -     | I2S2_MCK / TIM8_CH1/SDIO_D6 / USART6_TX / DCMI_D0/TIM3_CH1/ EVENTOUT | -                       |
| 38     | E1      | 64      | 97      | G15      | 116     | PC7                                                  | I/O      | FT              | -     | I2S3_MCK / TIM8_CH2/SDIO_D7 / USART6_RX / DCMI_D1/TIM3_CH2/ EVENTOUT | -                       |
| 39     | E2      | 65      | 98      | G14      | 117     | PC8                                                  | I/O      | FT              | -     | TIM8_CH3/SDIO_D0<br>/TIM3_CH3/ USART6_CK /<br>DCMI_D2/ EVENTOUT      | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | I       | Pin r   | numb    | er       |         |                                                      |          |                 |       | ,                                                                                     |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                   | Additional<br>functions |
| 40     | E3      | 66      | 99      | F14      | 118     | PC9                                                  | I/O      | FT              | -     | I2S_CKIN/ MCO2 /<br>TIM8_CH4/SDIO_D1 /<br>/I2C3_SDA / DCMI_D3 /<br>TIM3_CH4/ EVENTOUT | -                       |
| 41     | D1      | 67      | 100     | F15      | 119     | PA8                                                  | I/O      | FT              | -     | MCO1 / USART1_CK/<br>TIM1_CH1/ I2C3_SCL/<br>OTG_FS_SOF/<br>EVENTOUT                   | -                       |
| 42     | D2      | 68      | 101     | E15      | 120     | PA9                                                  | I/O      | FT              | -     | USART1_TX/ TIM1_CH2 /<br>I2C3_SMBA / DCMI_D0/<br>EVENTOUT                             | OTG_FS_VBUS             |
| 43     | D3      | 69      | 102     | D15      | 121     | PA10                                                 | I/O      | FT              | -     | USART1_RX/ TIM1_CH3/<br>OTG_FS_ID/DCMI_D1/<br>EVENTOUT                                | -                       |
| 44     | C1      | 70      | 103     | C15      | 122     | PA11                                                 | I/O      | FT              | -     | USART1_CTS / CAN1_RX<br>/ TIM1_CH4 /<br>OTG_FS_DM/ EVENTOUT                           | -                       |
| 45     | C2      | 71      | 104     | B15      | 123     | PA12                                                 | I/O      | FT              | -     | USART1_RTS / CAN1_TX/<br>TIM1_ETR/ OTG_FS_DP/<br>EVENTOUT                             | -                       |
| 46     | D4      | 72      | 105     | A15      | 124     | PA13<br>(JTMS-SWDIO)                                 | I/O      | FT              | -     | JTMS-SWDIO/ EVENTOUT                                                                  | -                       |
| 47     | В1      | 73      | 106     | F13      | 125     | V <sub>CAP_2</sub>                                   | S        | -               | -     | -                                                                                     | -                       |
| -      | E7      | 74      | 107     | F12      | 126     | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                     | -                       |
| 48     | E6      | 75      | 108     | G13      | 127     | $V_{DD}$                                             | S        | -               | -     | -                                                                                     | -                       |
| -      | 1       | -       | 1       | E12      | 128     | PH13                                                 | I/O      | FT              | -     | TIM8_CH1N / CAN1_TX/<br>EVENTOUT                                                      | -                       |
| -      | -       | -       | -       | E13      | 129     | PH14                                                 | I/O      | FT              | -     | TIM8_CH2N / DCMI_D4/<br>EVENTOUT                                                      | -                       |
| -      | -       | -       | 1       | D13      | 130     | PH15                                                 | I/O      | FT              | -     | TIM8_CH3N / DCMI_D11/<br>EVENTOUT                                                     | -                       |
| -      | C3      | -       | 1       | E14      | 131     | PI0                                                  | I/O      | FT              | -     | TIM5_CH4 / SPI2_NSS /<br>I2S2_WS / DCMI_D13/<br>EVENTOUT                              | -                       |
| -      | B2      | -       | -       | D14      | 132     | PI1                                                  | I/O      | FT              | -     | SPI2_SCK / I2S2_CK /<br>DCMI_D8/ EVENTOUT                                             | -                       |



Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | Pin number |         |         |          |         |                                                      |          |                 |       | ennitions (continued)                                                             |                         |
|--------|------------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90    | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                               | Additional<br>functions |
| -      | -          | -       | 1       | C14      | 133     | Pl2                                                  | I/O      | FT              | -     | TIM8_CH4 /SPI2_MISO /<br>DCMI_D9 / I2S2ext_SD/<br>EVENTOUT                        | -                       |
| -      | -          | -       | 1       | C13      | 134     | PI3                                                  | I/O      | FT              |       | TIM8_ETR / SPI2_MOSI /<br>I2S2_SD / DCMI_D10/<br>EVENTOUT                         | -                       |
| -      | 1          | -       | 1       | D9       | 135     | V <sub>SS</sub>                                      | S        | 1               | -     | -                                                                                 | -                       |
| -      | -          | -       | -       | C9       | 136     | $V_{DD}$                                             | S        | -               | -     | -                                                                                 | -                       |
| 49     | A2         | 76      | 109     | A14      | 137     | PA14<br>(JTCK/SWCLK)                                 | I/O      | FT              | -     | JTCK-SWCLK/ EVENTOUT                                                              | -                       |
| 50     | В3         | 77      | 110     | A13      | 138     | PA15<br>(JTDI)                                       | I/O      | FT              | -     | JTDI/ SPI3_NSS/<br>I2S3_WS/TIM2_CH1_ETR<br>/ SPI1_NSS / EVENTOUT                  | -                       |
| 51     | D5         | 78      | 111     | B14      | 139     | PC10                                                 | I/O      | FT              | -     | SPI3_SCK / I2S3_CK/<br>UART4_TX/SDIO_D2 /<br>DCMI_D8 / USART3_TX/<br>EVENTOUT     | -                       |
| 52     | C4         | 79      | 112     | B13      | 140     | PC11                                                 | I/O      | FT              | -     | UART4_RX/ SPI3_MISO /<br>SDIO_D3 /<br>DCMI_D4/USART3_RX /<br>I2S3ext_SD/ EVENTOUT | -                       |
| 53     | А3         | 80      | 113     | A12      | 141     | PC12                                                 | I/O      | FT              | -     | UART5_TX/SDIO_CK /<br>DCMI_D9 / SPI3_MOSI<br>/I2S3_SD / USART3_CK/<br>EVENTOUT    | -                       |
| -      | D6         | 81      | 114     | B12      | 142     | PD0                                                  | I/O      | FT              | -     | FSMC_D2/CAN1_RX/<br>EVENTOUT                                                      | -                       |
| -      | C5         | 82      | 115     | C12      | 143     | PD1                                                  | I/O      | FT              | -     | FSMC_D3 / CAN1_TX/<br>EVENTOUT                                                    | -                       |
| 54     | B4         | 83      | 116     | D12      | 144     | PD2                                                  | I/O      | FT              | -     | TIM3_ETR/UART5_RX/<br>SDIO_CMD / DCMI_D11/<br>EVENTOUT                            | -                       |
| -      | -          | 84      | 117     | D11      | 145     | PD3                                                  | I/O      | FT              | -     | FSMC_CLK/<br>USART2_CTS/<br>EVENTOUT                                              | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | I       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                          |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|--------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                      | Additional<br>functions |
| -      | A4      | 85      | 118     | D10      | 146     | PD4                                                  | I/O      | FT              | -     | FSMC_NOE/<br>USART2_RTS/<br>EVENTOUT                                     | -                       |
| -      | C6      | 86      | 119     | C11      | 147     | PD5                                                  | I/O      | FT              | -     | FSMC_NWE/USART2_TX/<br>EVENTOUT                                          | -                       |
| -      | ı       | -       | 120     | D8       | 148     | $V_{SS}$                                             | S        | ı               | -     | -                                                                        | -                       |
| -      | •       | -       | 121     | C8       | 149     | $V_{DD}$                                             | S        | -               | -     | -                                                                        | -                       |
| -      | B5      | 87      | 122     | B11      | 150     | PD6                                                  | I/O      | FT              | -     | FSMC_NWAIT/<br>USART2_RX/ EVENTOUT                                       | -                       |
| -      | A5      | 88      | 123     | A11      | 151     | PD7                                                  | I/O      | FT              | -     | USART2_CK/FSMC_NE1/<br>FSMC_NCE2/ EVENTOUT                               | -                       |
| -      | -       | -       | 124     | C10      | 152     | PG9                                                  | I/O      | FT              | -     | USART6_RX /<br>FSMC_NE2/FSMC_NCE3/<br>EVENTOUT                           | -                       |
| -      | -       | -       | 125     | B10      | 153     | PG10                                                 | I/O      | FT              | -     | FSMC_NCE4_1/<br>FSMC_NE3/ EVENTOUT                                       | -                       |
| -      | -       | -       | 126     | В9       | 154     | PG11                                                 | I/O      | FT              | -     | FSMC_NCE4_2 / ETH_MII_TX_EN/ ETH_RMII_TX_EN/ EVENTOUT                    | -                       |
| -      | -       | -       | 127     | В8       | 155     | PG12                                                 | I/O      | FT              | -     | FSMC_NE4 /<br>USART6_RTS/<br>EVENTOUT                                    | -                       |
| -      | -       | -       | 128     | A8       | 156     | PG13                                                 | I/O      | FT              | -     | FSMC_A24 /<br>USART6_CTS<br>/ETH_MII_TXD0/<br>ETH_RMII_TXD0/<br>EVENTOUT | -                       |
| -      | -       | -       | 129     | A7       | 157     | PG14                                                 | I/O      | FT              | -     | FSMC_A25 / USART6_TX<br>/ETH_MII_TXD1/<br>ETH_RMII_TXD1/<br>EVENTOUT     | -                       |
| _      | E8      | -       | 130     | D7       | 158     | $V_{SS}$                                             | S        | -               | -     | -                                                                        | -                       |
| -      | F7      | -       | 131     | C7       | 159     | $V_{DD}$                                             | S        | -               | -     | -                                                                        | -                       |
| -      | -       | -       | 132     | В7       | 160     | PG15                                                 | I/O      | FT              | -     | USART6_CTS /<br>DCMI_D13/ EVENTOUT                                       | -                       |



57/203

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

|        | I       | Pin r   | numb    |          |         |                                                      | •        |                 |       | ennitions / (continued)                                                                                          |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                              | Additional<br>functions |
| 55     | В6      | 89      | 133     | A10      | 161     | PB3<br>(JTDO/<br>TRACESWO)                           | I/O      | FT              | -     | JTDO/ TRACESWO/<br>SPI3_SCK / I2S3_CK /<br>TIM2_CH2 / SPI1_SCK/<br>EVENTOUT                                      | -                       |
| 56     | A6      | 90      | 134     | A9       | 162     | PB4<br>(NJTRST)                                      | I/O      | FT              | -     | NJTRST/ SPI3_MISO /<br>TIM3_CH1 / SPI1_MISO /<br>I2S3ext_SD/ EVENTOUT                                            | -                       |
| 57     | D7      | 91      | 135     | A6       | 163     | PB5                                                  | I/O      | FT              | -     | I2C1_SMBA/ CAN2_RX / OTG_HS_ULPI_D7 / ETH_PPS_OUT/TIM3_CH2 / SPI1_MOSI/ SPI3_MOSI / DCMI_D10 / I2S3_SD/ EVENTOUT | -                       |
| 58     | C7      | 92      | 136     | В6       | 164     | PB6                                                  | I/O      | FT              | -     | I2C1_SCL/ TIM4_CH1 /<br>CAN2_TX /<br>DCMI_D5/USART1_TX/<br>EVENTOUT                                              | -                       |
| 59     | В7      | 93      | 137     | B5       | 165     | PB7                                                  | I/O      | FT              | -     | I2C1_SDA / FSMC_NL /<br>DCMI_VSYNC /<br>USART1_RX/ TIM4_CH2/<br>EVENTOUT                                         | -                       |
| 60     | A7      | 94      | 138     | D6       | 166     | BOOT0                                                | I        | В               | -     | -                                                                                                                | V <sub>PP</sub>         |
| 61     | D8      | 95      | 139     | A5       | 167     | PB8                                                  | I/O      | FT              | -     | TIM4_CH3/SDIO_D4/<br>TIM10_CH1 / DCMI_D6 /<br>ETH_MII_TXD3 /<br>I2C1_SCL/ CAN1_RX/<br>EVENTOUT                   | -                       |
| 62     | C8      | 96      | 140     | B4       | 168     | PB9                                                  | I/O      | FT              | -     | SPI2_NSS/ I2S2_WS /<br>TIM4_CH4/ TIM11_CH1/<br>SDIO_D5 / DCMI_D7 /<br>I2C1_SDA / CAN1_TX/<br>EVENTOUT            | -                       |
| -      | -       | 97      | 141     | A4       | 169     | PE0                                                  | I/O      | FT              | -     | TIM4_ETR / FSMC_NBL0 / DCMI_D2/ EVENTOUT                                                                         | -                       |
| -      | -       | 98      | 142     | A3       | 170     | PE1                                                  | I/O      | FT              | -     | FSMC_NBL1 / DCMI_D3/<br>EVENTOUT                                                                                 | -                       |
| 63     | -       | 99      | -       | D5       | -       | $V_{SS}$                                             | S        | -               | -     | -                                                                                                                | -                       |

|        | ı       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                       |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(2)</sup> | Pin type | I / O structure | Notes | Alternate functions                   | Additional<br>functions |
| -      | A8      | -       | 143     | C6       | 171     | PDR_ON                                               | I        | FT              | -     | -                                     | -                       |
| 64     | A1      | 10<br>0 | 144     | C5       | 172     | $V_{DD}$                                             | s        | -               | 1     | -                                     | -                       |
| -      | -       | -       | -       | D4       | 173     | PI4                                                  | I/O      | FT              | -     | TIM8_BKIN / DCMI_D5/<br>EVENTOUT      | -                       |
| -      | -       | -       | 1       | C4       | 174     | PI5                                                  | I/O      | FT              | -     | TIM8_CH1 /<br>DCMI_VSYNC/<br>EVENTOUT | -                       |
| -      | -       | -       | -       | C3       | 175     | PI6                                                  | I/O      | FT              | -     | TIM8_CH2 / DCMI_D6/<br>EVENTOUT       | -                       |
| -      | -       | -       | -       | C2       | 176     | PI7                                                  | I/O      | FT              | -     | TIM8_CH3 / DCMI_D7/<br>EVENTOUT       | -                       |

Table 7. STM32F40xxx pin and ball definitions<sup>(1)</sup> (continued)

- 2. Function availability depends on the chosen device.
- PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited:

   The speed should not exceed 2 MHz with a maximum load of 30 pF.
   These I/Os must not be used as a current source (e.g. to drive an LED).
- 4. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F4xx reference manual, available from the STMicroelectronics website:
- 5. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).
- If the device is delivered in an UFBGA176 or WLCSP90 and the BYPASS\_REG pin is set to VDD (Regulator off/internal reset ON mode), then PA0 is used as an internal Reset (active low).

Table 8. FSMC pin definition

|                     |    |                    | FSMC          |             |                        | WLCSP90 |
|---------------------|----|--------------------|---------------|-------------|------------------------|---------|
| Pins <sup>(1)</sup> | CF | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 <sup>(2)</sup> | (2)     |
| PE2                 | -  | A23                | A23           | -           | Yes                    | -       |
| PE3                 | -  | A19                | A19           | -           | Yes                    | -       |
| PE4                 | -  | A20                | A20           | -           | Yes                    | -       |
| PE5                 | -  | A21                | A21           | -           | Yes                    | -       |
| PE6                 | _  | A22                | A22           | -           | Yes                    | -       |



59/203

<sup>1.</sup> UFBGA176 F6, F7, F8, F9, F10, G6, G7, G8, G9, G10, H6, H7, H8, H9, H10, J6, J7, J8, J9, J10, K6, K7, K8, K9 and K10 balls are connected to  $V_{SS}$  for heat dissipation and package mechanical stability.

Table 8. FSMC pin definition (continued)

|                     |       | 14516 0.1          | SMC pin definitio | <sub>(</sub> oonanaea | ,                      |                |
|---------------------|-------|--------------------|-------------------|-----------------------|------------------------|----------------|
| Pins <sup>(1)</sup> | CF    | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux     | NAND 16 bit           | LQFP100 <sup>(2)</sup> | WLCSP90<br>(2) |
| PF0                 | A0    | A0                 | -                 | -                     | -                      | -              |
| PF1                 | A1    | A1                 | -                 | -                     | -                      | -              |
| PF2                 | A2    | A2                 | -                 | -                     | -                      | -              |
| PF3                 | A3    | A3                 | -                 | -                     | -                      | -              |
| PF4                 | A4    | A4                 | -                 | -                     | -                      | 1              |
| PF5                 | A5    | A5                 | -                 | -                     | -                      | -              |
| PF6                 | NIORD | -                  | -                 | -                     | -                      | -              |
| PF7                 | NREG  | -                  | -                 | -                     | -                      | -              |
| PF8                 | NIOWR | -                  | -                 | -                     | -                      | -              |
| PF9                 | CD    | -                  | -                 | -                     | -                      | -              |
| PF10                | INTR  | -                  | -                 | -                     | -                      | -              |
| PF12                | A6    | A6                 | -                 | -                     | -                      | -              |
| PF13                | A7    | A7                 | -                 | -                     | -                      | -              |
| PF14                | A8    | A8                 | -                 | -                     | -                      | -              |
| PF15                | A9    | A9                 | -                 | -                     | -                      | -              |
| PG0                 | A10   | A10                | -                 | -                     | -                      | -              |
| PG1                 |       | A11                | -                 | -                     | -                      | -              |
| PE7                 | D4    | D4                 | DA4               | D4                    | Yes                    | Yes            |
| PE8                 | D5    | D5                 | DA5               | D5                    | Yes                    | Yes            |
| PE9                 | D6    | D6                 | DA6               | D6                    | Yes                    | Yes            |
| PE10                | D7    | D7                 | DA7               | D7                    | Yes                    | Yes            |
| PE11                | D8    | D8                 | DA8               | D8                    | Yes                    | Yes            |
| PE12                | D9    | D9                 | DA9               | D9                    | Yes                    | Yes            |
| PE13                | D10   | D10                | DA10              | D10                   | Yes                    | Yes            |
| PE14                | D11   | D11                | DA11              | D11                   | Yes                    | Yes            |
| PE15                | D12   | D12                | DA12              | D12                   | Yes                    | Yes            |
| PD8                 | D13   | D13                | DA13              | D13                   | Yes                    | Yes            |
| PD9                 | D14   | D14                | DA14              | D14                   | Yes                    | Yes            |
| PD10                | D15   | D15                | DA15              | D15                   | Yes                    | Yes            |
| PD11                | -     | A16                | A16               | CLE                   | Yes                    | Yes            |
| PD12                | -     | A17                | A17               | ALE                   | Yes                    | Yes            |
| PD13                | -     | A18                | A18               | -                     | Yes                    | -              |
| PD14                | D0    | D0                 | DA0               | D0                    | Yes                    | Yes            |

Table 8. FSMC pin definition (continued)

|                     |        |                    | Swc pin dennitio | (00000000000000000000000000000000000000 | ,                      |         |
|---------------------|--------|--------------------|------------------|-----------------------------------------|------------------------|---------|
| D: (1)              |        |                    | FSMC             |                                         | L OFD400(2)            | WLCSP90 |
| Pins <sup>(1)</sup> | CF     | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux    | NAND 16 bit                             | LQFP100 <sup>(2)</sup> | (2)     |
| PD15                | D1     | D1                 | DA1              | D1                                      | Yes                    | Yes     |
| PG2                 | -      | A12                | -                | -                                       | -                      | -       |
| PG3                 | -      | A13                | -                | -                                       | -                      | -       |
| PG4                 | -      | A14                | -                | -                                       | -                      | -       |
| PG5                 | -      | A15                | -                | -                                       | -                      | -       |
| PG6                 | -      | -                  | -                | INT2                                    | -                      | -       |
| PG7                 | -      | -                  | -                | INT3                                    | -                      | -       |
| PD0                 | D2     | D2                 | DA2              | D2                                      | Yes                    | Yes     |
| PD1                 | D3     | D3                 | DA3              | D3                                      | Yes                    | Yes     |
| PD3                 | -      | CLK                | CLK              | -                                       | Yes                    | -       |
| PD4                 | NOE    | NOE                | NOE              | NOE                                     | Yes                    | Yes     |
| PD5                 | NWE    | NWE                | NWE              | NWE                                     | Yes                    | Yes     |
| PD6                 | NWAIT  | NWAIT              | NWAIT            | NWAIT                                   | Yes                    | Yes     |
| PD7                 | -      | NE1                | NE1              | NCE2                                    | Yes                    | Yes     |
| PG9                 | -      | NE2                | NE2              | NCE3                                    | -                      | -       |
| PG10                | NCE4_1 | NE3                | NE3              | =                                       | -                      | -       |
| PG11                | NCE4_2 | -                  | -                | -                                       | -                      | -       |
| PG12                | -      | NE4                | NE4              | -                                       | -                      | -       |
| PG13                | -      | A24                | A24              | -                                       | -                      | -       |
| PG14                | -      | A25                | A25              | -                                       | -                      | -       |
| PB7                 | -      | NADV               | NADV             | -                                       | Yes                    | Yes     |
| PE0                 | -      | NBL0               | NBL0             | -                                       | Yes                    | -       |
| PE1                 | -      | NBL1               | NBL1             | -                                       | Yes                    | -       |

Full FSMC features are available on LQFP144, LQFP176, and UFBGA176. The features available on smaller packages are given in the dedicated package column.

<sup>2.</sup> Ports F and G are not available in devices delivered in 100-pin packages.

|        |      |                |                        |           |                  |               | Table                          | 9. Alterr            | nate funct             | ion ma             | oping                     |                    |                                           |                      |                 |      |          |
|--------|------|----------------|------------------------|-----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|--------------------|-------------------------------------------|----------------------|-----------------|------|----------|
|        |      | AF0            | AF1                    | AF2       | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10               | AF11                                      | AF12                 | AF13            |      |          |
| Po     | ort  | sys            | TIM1/2                 | TIM3/4/5  | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS  | ЕТН                                       | FSMC/SDIO<br>/OTG_FS | DCMI            | AF14 | AF15     |
|        | PA0  | -              | TIM2_CH1_<br>ETR       | TIM 5_CH1 | TIM8_ETR         | -             | -                              | -                    | USART2_CTS             | UART4_TX           | -                         | -                  | ETH_MII_CRS                               | -                    | -               | -    | EVENTOUT |
|        | PA1  | -              | TIM2_CH2               | TIM5_CH2  | -                | -             | -                              | -                    | USART2_RTS             | UART4_RX           | -                         | -                  | ETH_MII<br>_RX_CLK<br>ETH_RMIIREF<br>_CLK | -                    | -               | -    | EVENTOUT |
|        | PA2  | -              | TIM2_CH3               | TIM5_CH3  | TIM9_CH1         | -             | -                              | -                    | USART2_TX              | -                  | -                         | -                  | ETH_MDIO                                  | -                    | -               | -    | EVENTOUT |
|        | PA3  | -              | TIM2_CH4               | TIM5_CH4  | TIM9_CH2         | -             | =                              | =                    | USART2_RX              | =                  | -                         | OTG_HS_ULPI_<br>D0 | ETH _MII_COL                              | -                    | -               | -    | EVENTOUT |
|        | PA4  | -              | -                      | -         | -                | -             | SPI1_NSS                       | SPI3_NSS<br>I2S3_WS  | USART2_CK              | -                  | -                         | -                  | -                                         | OTG_HS_SOF           | DCMI_<br>HSYNC  | -    | EVENTOUT |
|        | PA5  | -              | TIM2_CH1_<br>ETR       | -         | TIM8_CH1N        | -             | SPI1_SCK                       | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>CK | -                                         | -                    | -               | -    | EVENTOUT |
|        | PA6  | -              | TIM1_BKIN              | TIM3_CH1  | TIM8_BKIN        | -             | SPI1_MISO                      | -                    | -                      | -                  | TIM13_CH1                 | -                  | -                                         | -                    | DCMI_<br>PIXCLK | -    | EVENTOUT |
| Port A | PA7  | -              | TIM1_CH1N              | TIM3_CH2  | TIM8_CH1N        | -             | SPI1_MOSI                      | -                    | -                      | -                  | TIM14_CH1                 | -                  | ETH_MII_RX_DV<br>ETH_RMII<br>_CRS_DV      | -                    | -               | -    | EVENTOUT |
|        | PA8  | MCO1           | TIM1_CH1               | -         | -                | I2C3_SCL      | -                              | -                    | USART1_CK              | -                  | -                         | OTG_FS_SOF         | -                                         | -                    | -               | -    | EVENTOUT |
|        | PA9  | -              | TIM1_CH2               | -         | -                | I2C3_<br>SMBA | -                              | -                    | USART1_TX              | -                  | -                         | -                  | -                                         | -                    | DCMI_D0         | -    | EVENTOUT |
|        | PA10 | -              | TIM1_CH3               | -         | -                | =             | -                              | =                    | USART1_RX              | =                  | -                         | OTG_FS_ID          | -                                         | =                    | DCMI_D1         | -    | EVENTOUT |
|        | PA11 | -              | TIM1_CH4               | -         | -                | -             | -                              | -                    | USART1_CTS             | -                  | CAN1_RX                   | OTG_FS_DM          | -                                         | -                    | -               | -    | EVENTOUT |
|        | PA12 | -              | TIM1_ETR               | -         | -                | -             | -                              | =                    | USART1_RTS             | =                  | CAN1_TX                   | OTG_FS_DP          | -                                         | =                    | -               | -    | EVENTOUT |
|        | PA13 | JTMS-<br>SWDIO | -                      | -         | -                | -             | -                              | -                    | -                      | -                  | -                         | -                  | -                                         | -                    | -               | -    | EVENTOUT |
|        | PA14 | JTCK-<br>SWCLK | =                      | ī         | -                | ū             | =                              | =                    | =                      | П                  | -                         | =                  | =                                         | =                    | Ü               | -    | EVENTOUT |
|        | PA15 | JTDI           | TIM 2_CH1<br>TIM 2_ETR | -         | -                | -             | SPI1_NSS                       | SPI3_NSS/<br>I2S3_WS | -                      | =                  | -                         | -                  | -                                         | =                    | -               | -    | EVENTOUT |





## Table 9. Alternate function mapping (continued)

|        |      |                       |           |          |                  |               |                                |                      |                        |                    | `                         |                    |                                      |                      |                |      |          |
|--------|------|-----------------------|-----------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|--------------------|--------------------------------------|----------------------|----------------|------|----------|
|        |      | AF0                   | AF1       | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10               | AF11                                 | AF12                 | AF13           |      |          |
| Po     | ort  | sys                   | TIM1/2    | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS  | ETH                                  | FSMC/SDIO<br>/OTG_FS | DCMI           | AF14 | AF15     |
|        | PB0  | =                     | TIM1_CH2N | TIM3_CH3 | TIM8_CH2N        | =             | =                              | =                    | =                      | =                  | =                         | OTG_HS_ULPI_<br>D1 | ETH _MII_RXD2                        | ē                    | ū              | =    | EVENTOUT |
|        | PB1  | -                     | TIM1_CH3N | TIM3_CH4 | TIM8_CH3N        |               | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>D2 | ETH _MII_RXD3                        | -                    | -              |      | EVENTOUT |
|        | PB2  | ÷                     | -         | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                  | -                                    | -                    | -              | -    | EVENTOUT |
|        | PB3  | JTDO/<br>TRACES<br>WO | TIM2_CH2  | =        | -                | -             | SPI1_SCK                       | SPI3_SCK<br>I2S3_CK  | =                      | =                  | -                         | -                  | =                                    | ÷                    | =              | =    | EVENTOUT |
|        | PB4  | NJTRST                | =         | TIM3_CH1 |                  | -             | SPI1_MISO                      | SPI3_MISO            | I2S3ext_SD             | =                  | -                         | -                  | =                                    | =                    | =              | -    | EVENTOUT |
|        | PB5  | -                     | =         | TIM3_CH2 |                  | I2C1_SMB<br>A | SPI1_MOSI                      | SPI3_MOSI<br>I2S3_SD |                        | =                  | CAN2_RX                   | OTG_HS_ULPI_<br>D7 | ETH_PPS_OUT                          | =                    | DCMI_D10       | -    | EVENTOUT |
|        | PB6  |                       | -         | TIM4_CH1 |                  | I2C1_SCL      | -                              | -                    | USART1_TX              | -                  | CAN2_TX                   | -                  | -                                    | -                    | DCMI_D5        | -    | EVENTOUT |
|        | PB7  | -                     | -         | TIM4_CH2 |                  | I2C1_SDA      | -                              | -                    | USART1_RX              | -                  | -                         | -                  | -                                    | FSMC_NL              | DCMI_VSYN<br>C | i    | EVENTOUT |
| Port B | PB8  | -                     | -         | TIM4_CH3 | TIM10_CH1        | I2C1_SCL      | -                              | -                    | -                      | -                  | CAN1_RX                   | -                  | ETH _MII_TXD3                        | SDIO_D4              | DCMI_D6        | -    | EVENTOUT |
|        | PB9  | -                     | -         | TIM4_CH4 | TIM11_CH1        | I2C1_SDA      | SPI2_NSS<br>I2S2_WS            | -                    | -                      | -                  | CAN1_TX                   | -                  | -                                    | SDIO_D5              | DCMI_D7        | -    | EVENTOUT |
|        | PB10 | -                     | TIM2_CH3  | -        | -                | I2C2_SCL      | SPI2_SCK<br>I2S2_CK            | -                    | USART3_TX              | -                  | -                         | OTG_HS_ULPI_<br>D3 | ETH_MII_RX_ER                        | -                    | -              | i    | EVENTOUT |
|        | PB11 | =                     | TIM2_CH4  | =        | -                | I2C2_SDA      | -                              | -                    | USART3_RX              | =                  | -                         | OTG_HS_ULPI_<br>D4 | ETH _MII_TX_EN<br>ETH<br>_RMII_TX_EN | ÷                    | =              | -    | EVENTOUT |
|        | PB12 | -                     | TIM1_BKIN | -        | -                | I2C2_<br>SMBA | SPI2_NSS<br>I2S2_WS            | -                    | USART3_CK              | -                  | CAN2_RX                   | OTG_HS_ULPI_<br>D5 | ETH _MII_TXD0<br>ETH _RMII_TXD0      | OTG_HS_ID            | -              | i    | EVENTOUT |
|        | PB13 | -                     | TIM1_CH1N | -        | -                | -             | SPI2_SCK<br>I2S2_CK            | -                    | USART3_CTS             | -                  | CAN2_TX                   | OTG_HS_ULPI_<br>D6 | ETH _MII_TXD1<br>ETH _RMII_TXD1      | -                    | -              | -    | EVENTOUT |
|        | PB14 | =                     | TIM1_CH2N | -        | TIM8_CH2N        | -             | SPI2_MISO                      | I2S2ext_SD           | USART3_RTS             | -                  | TIM12_CH1                 | -                  | -                                    | OTG_HS_DM            | -              | -    | EVENTOUT |
|        | PB15 | RTC_<br>REFIN         | TIM1_CH3N | -        | TIM8_CH3N        | -             | SPI2_MOSI<br>I2S2_SD           | -                    | -                      | -                  | TIM12_CH2                 | -                  | -                                    | OTG_HS_DP            | -              |      | EVENTOUT |

Pinouts and pin description

**Table 9. Alternate function mapping (continued)** 

|        |      |      |        |          |                  |          | 1                              |                      |                        | - 1-1- 3           | <b>\</b>                  | · · · /             |                               |                      |         |      |          |
|--------|------|------|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|---------------------|-------------------------------|----------------------|---------|------|----------|
|        |      | AF0  | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10                | AF11                          | AF12                 | AF13    |      |          |
| P      | ort  | sys  | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS   | ETH                           | FSMC/SDIO<br>/OTG_FS | DCMI    | AF14 | AF15     |
|        | PC0  | -    | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>STP | -                             | -                    | =       | -    | EVENTOUT |
|        | PC1  | -    | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | ETH_MDC                       | -                    | i i     | -    | EVENTOUT |
|        | PC2  | -    | -      | -        | -                | -        | SPI2_MISO                      | I2S2ext_SD           | -                      | -                  | -                         | OTG_HS_ULPI_<br>DIR | ETH _MII_TXD2                 | -                    | =       | -    | EVENTOUT |
|        | PC3  | -    | -      | -        | -                | -        | SPI2_MOSI<br>I2S2_SD           | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>NXT | ETH<br>_MII_TX_CLK            | -                    | =       | -    | EVENTOUT |
|        | PC4  | -    | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | ETH_MII_RXD0<br>ETH_RMII_RXD0 | -                    | -       |      | EVENTOUT |
|        | PC5  |      | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | ETH_MII_RXD1<br>ETH_RMII_RXD1 | -                    | -       | -    | EVENTOUT |
|        | PC6  | =    | -      | TIM3_CH1 | TIM8_CH1         |          | I2S2_MCK                       |                      | -                      | USART6_TX          | -                         | -                   | -                             | SDIO_D6              | DCMI_D0 | -    | EVENTOUT |
| Port C | PC7  | -    | -      | TIM3_CH2 | TIM8_CH2         | -        | -                              | I2S3_MCK             | -                      | USART6_RX          | -                         | -                   | -                             | SDIO_D7              | DCMI_D1 | -    | EVENTOUT |
|        | PC8  | -    | -      | TIM3_CH3 | TIM8_CH3         | -        | -                              | -                    | -                      | USART6_CK          | -                         | -                   | -                             | SDIO_D0              | DCMI_D2 | -    | EVENTOUT |
|        | PC9  | MCO2 | -      | TIM3_CH4 | TIM8_CH4         | I2C3_SDA | I2S_CKIN                       | -                    | -                      | -                  | -                         | -                   | -                             | SDIO_D1              | DCMI_D3 | -    | EVENTOUT |
|        | PC10 | -    | -      | -        | -                | -        | -                              | SPI3_SCK/<br>I2S3_CK | USART3_TX/             | UART4_TX           | -                         | -                   | -                             | SDIO_D2              | DCMI_D8 | -    | EVENTOUT |
|        | PC11 | -    | -      | =        | =                | =        | I2S3ext_SD                     | SPI3_MISO/           | USART3_RX              | UART4_RX           | =                         | =                   | -                             | SDIO_D3              | DCMI_D4 | -    | EVENTOUT |
|        | PC12 | -    | -      | -        | -                | -        | -                              | SPI3_MOSI<br>I2S3_SD | USART3_CK              | UART5_TX           | -                         | -                   | -                             | SDIO_CK              | DCMI_D9 | =-   | EVENTOUT |
|        | PC13 | =    | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | -                             | -                    | ÷       | -    | EVENTOUT |
|        | PC14 | =    | =      | =        | =                | =        | -                              | -                    | =                      | =                  | =                         | -                   | -                             | =                    | ē       | =    | EVENTOUT |
|        | PC15 | -    | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | -                             | -                    | -       | -    | EVENTOUT |



Table 9. Alternate function mapping (continued)

|        |      |     |        |          |                  |          |                                |                      |                        | PP 9               | (00                       | ,                 |      |                        |          |      |          |
|--------|------|-----|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|------|------------------------|----------|------|----------|
|        |      | AF0 | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11 | AF12                   | AF13     |      |          |
| P      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ETH  | FSMC/SDIO<br>/OTG_FS   | DCMI     | AF14 | AF15     |
|        | PD0  | ÷   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | CAN1_RX                   | -                 | -    | FSMC_D2                | -        | -    | EVENTOUT |
|        | PD1  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | CAN1_TX                   | -                 | -    | FSMC_D3                | -        | -    | EVENTOUT |
|        | PD2  | -   | -      | TIM3_ETR | -                | ı        | -                              | =                    | =                      | UART5_RX           | =                         | i e               | i i  | SDIO_CMD               | DCMI_D11 | -    | EVENTOUT |
|        | PD3  | i   | -      | -        | -                | 1        | -                              | -                    | USART2_CTS             | -                  | -                         | 1                 | 1    | FSMC_CLK               | 1        | -    | EVENTOUT |
|        | PD4  | -   | -      | -        | -                | -        | -                              | -                    | USART2_RTS             | -                  | -                         | -                 | -    | FSMC_NOE               | -        | -    | EVENTOUT |
|        | PD5  | -   | -      | -        | -                | -        | -                              | -                    | USART2_TX              | -                  | -                         | -                 | -    | FSMC_NWE               | -        | -    | EVENTOUT |
|        | PD6  | =   | -      | =        | -                | =        | -                              | =                    | USART2_RX              | -                  | =                         | ē                 | -    | FSMC_NWAIT             | ı        | -    | EVENTOUT |
| Port D | PD7  | Ü   | -      | =        | -                | ū        | -                              | =                    | USART2_CK              | -                  | =                         | ē                 | i e  | FSMC_NE1/<br>FSMC_NCE2 | Ü        | Ü    | EVENTOUT |
|        | PD8  | i   | -      | -        | -                | 1        | -                              | -                    | USART3_TX              | -                  | -                         | 1                 | 1    | FSMC_D13               | 1        | -    | EVENTOUT |
|        | PD9  | i   | -      | -        | -                | 1        | -                              | -                    | USART3_RX              | -                  | -                         | 1                 | 1    | FSMC_D14               | 1        | -    | EVENTOUT |
|        | PD10 | -   | -      | -        | -                | -        | -                              | -                    | USART3_CK              | -                  | -                         | -                 | -    | FSMC_D15               | -        | -    | EVENTOUT |
|        | PD11 | =   | -      | -        | -                | -        | -                              | =                    | USART3_CTS             | -                  | -                         | ē                 | =    | FSMC_A16               | =        | -    | EVENTOUT |
|        | PD12 | 8   | -      | TIM4_CH1 | =                | =        | -                              | =                    | USART3_RTS             | -                  | =                         | =                 | ≡    | FSMC_A17               | =        | -    | EVENTOUT |
|        | PD13 | =   | -      | TIM4_CH2 | -                | =        | -                              | =                    | =                      | -                  | =                         | =                 | =    | FSMC_A18               | =        | =    | EVENTOUT |
|        | PD14 | =   | -      | TIM4_CH3 | -                | =        | -                              | =                    | =                      | -                  | -                         | =                 | =    | FSMC_D0                | =        | =    | EVENTOUT |
|        | PD15 | =   | -      | TIM4_CH4 | -                | =        | -                              | =                    | =                      | -                  | =                         | =                 | =    | FSMC_D1                | =        | =    | EVENTOUT |

Pinouts and pin description

Table 9. Alternate function mapping (continued)

|        |      | AF0          | AF1       | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11          | AF12                 | AF13    |      |          |
|--------|------|--------------|-----------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|---------------|----------------------|---------|------|----------|
| Pe     | ort  | sys          | TIM1/2    | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ЕТН           | FSMC/SDIO<br>/OTG_FS | DCMI    | AF14 | AF15     |
|        | PE0  | -            | =         | TIM4_ETR | -                | -        | -                              | -                    | -                      | -                  | -                         | =                 | =             | FSMC_NBL0            | DCMI_D2 | -    | EVENTOUT |
|        | PE1  | -            | =         | =        | -                | -        | -                              | -                    | -                      | =                  | =                         | =                 | =             | FSMC_NBL1            | DCMI_D3 | -    | EVENTOUT |
|        | PE2  | TRACECL<br>K | -         | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | ETH _MII_TXD3 | FSMC_A23             | -       |      | EVENTOUT |
|        | PE3  | TRACED0      | -         | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -             | FSMC_A19             | -       | -    | EVENTOUT |
|        | PE4  | TRACED1      | -         | -        | -                | -        | -                              | -                    |                        | -                  | -                         | -                 | -             | FSMC_A20             | DCMI_D4 | -    | EVENTOUT |
|        | PE5  | TRACED2      | -         | -        | TIM9_CH1         | -        | -                              | -                    | -                      | -                  | -                         | =                 | -             | FSMC_A21             | DCMI_D6 | -    | EVENTOUT |
|        | PE6  | TRACED3      | -         | -        | TIM9_CH2         | -        | -                              | -                    | -                      | -                  | -                         | =                 | -             | FSMC_A22             | DCMI_D7 | -    | EVENTOUT |
| Port E | PE7  | -            | TIM1_ETR  | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | =                 | -             | FSMC_D4              | -       | -    | EVENTOUT |
|        | PE8  | -            | TIM1_CH1N | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | =                 | -             | FSMC_D5              | -       | -    | EVENTOUT |
|        | PE9  | -            | TIM1_CH1  | -        | -                | -        | -                              | -                    | =                      | =                  | -                         | =                 | =             | FSMC_D6              | =       | -    | EVENTOUT |
|        | PE10 | -            | TIM1_CH2N | -        | -                | -        | -                              | -                    | =                      | =                  | -                         | =                 | =             | FSMC_D7              | =       | -    | EVENTOUT |
|        | PE11 | -            | TIM1_CH2  | -        | -                | -        | -                              | -                    | =                      | =                  | -                         | =                 | =             | FSMC_D8              | =       | -    | EVENTOUT |
|        | PE12 | -            | TIM1_CH3N | =        | -                | -        | -                              | -                    | =                      | =                  | =                         | ≡                 | =             | FSMC_D9              | =       | -    | EVENTOUT |
|        | PE13 | -            | TIM1_CH3  | =        | -                | -        | -                              | -                    | =                      | =                  | -                         | =                 | =             | FSMC_D10             | =       | -    | EVENTOUT |
|        | PE14 | -            | TIM1_CH4  | =        | -                | -        | -                              | -                    | =                      | =                  | -                         | =                 | =             | FSMC_D11             | =       | -    | EVENTOUT |
|        | PE15 | -            | TIM1_BKIN | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -             | FSMC_D12             | -       | -    | EVENTOUT |



**Table 9. Alternate function mapping (continued)** 

|        |      |     |        |          |                  |               | 1                              |                      |                        |                    | `                         |                   |      |                      |          |      | 1        |
|--------|------|-----|--------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|------|----------------------|----------|------|----------|
|        |      | AF0 | AF1    | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11 | AF12                 | AF13     |      |          |
| P      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ETH  | FSMC/SDIO<br>/OTG_FS | DCMI     | AF14 | AF15     |
|        | PF0  | -   | =      | =        | =                | I2C2_SDA      | =                              | =                    | =                      | =                  | =                         | =                 | =    | FSMC_A0              | =        | -    | EVENTOUT |
|        | PF1  | -   | =      | =        | =                | I2C2_SCL      | =                              | =                    | =                      | =                  | =                         | =                 | =    | FSMC_A1              | =        | -    | EVENTOUT |
|        | PF2  | -   | -      | -        | -                | I2C2_<br>SMBA | -                              | -                    | =                      | -                  | -                         | =                 | -    | FSMC_A2              | -        | ÷    | EVENTOUT |
|        | PF3  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A3              | -        | -    | EVENTOUT |
|        | PF4  | =   | Е      | T.       | =                | ı             | =                              | =                    | Ü.                     |                    | =                         | Ξ                 | T.   | FSMC_A4              | Ü        | -    | EVENTOUT |
|        | PF5  | -   | -      | 1        | -                | -             | -                              | -                    | -                      | 1                  | -                         | -                 | 1    | FSMC_A5              | i        | -    | EVENTOUT |
|        | PF6  | -   | -      | -        | TIM10_CH1        | -             | -                              | -                    | 1                      | ı                  | -                         | -                 | -    | FSMC_NIORD           | -        | -    | EVENTOUT |
| Port F | PF7  | -   | -      | -        | TIM11_CH1        | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_NREG            | -        | -    | EVENTOUT |
| Folti  | PF8  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | TIM13_CH1                 | -                 | -    | FSMC_<br>NIOWR       | -        | -    | EVENTOUT |
|        | PF9  | -   | -      | i        | -                | 1             | -                              | -                    | 1                      | i                  | TIM14_CH1                 | -                 | ı    | FSMC_CD              | i        | -    | EVENTOUT |
|        | PF10 | -   | -      | -        | -                | -             | -                              | -                    | 1                      | ı                  | -                         | -                 | -    | FSMC_INTR            | -        | -    | EVENTOUT |
|        | PF11 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    |                      | DCMI_D12 | -    | EVENTOUT |
|        | PF12 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A6              | i        | -    | EVENTOUT |
|        | PF13 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A7              | i        | -    | EVENTOUT |
|        | PF14 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A8              | -        | -    | EVENTOUT |
|        | PF15 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A9              | -        | -    | EVENTOUT |

| Tab | le 9. Alt | ernate f | unction | ma | apping | (contin | ued) |
|-----|-----------|----------|---------|----|--------|---------|------|
|     |           |          |         |    |        |         |      |

|        |      | AF0 | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11                                | AF12                         | AF13     |      |          |
|--------|------|-----|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|-------------------------------------|------------------------------|----------|------|----------|
| Р      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ETH                                 | FSMC/SDIO<br>/OTG_FS         | DCMI     | AF14 | AF15     |
|        | PG0  | Ē   | =      | -        | -                | =        | -                              | =                    | -                      | =                  | =                         | =                 | =                                   | FSMC_A10                     | -        | -    | EVENTOUT |
|        | PG1  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_A11                     | -        | -    | EVENTOUT |
|        | PG2  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_A12                     | -        | -    | EVENTOUT |
|        | PG3  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_A13                     | =        | -    | EVENTOUT |
|        | PG4  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_A14                     | -        | -    | EVENTOUT |
|        | PG5  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_A15                     | i        | -    | EVENTOUT |
|        | PG6  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_INT2                    | -        | -    | EVENTOUT |
|        | PG7  | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_CK          | -                         | -                 | -                                   | FSMC_INT3                    | -        | -    | EVENTOUT |
|        | PG8  | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_<br>RTS     | -                         | -                 | ETH_PPS_OUT                         | -                            | -        | -    | EVENTOUT |
| Port G | PG9  | =   | =      | -        | -                | =        | -                              | =                    | -                      | USART6_RX          | =                         | -                 | -                                   | FSMC_NE2/<br>FSMC_NCE3       | =        | -    | EVENTOUT |
|        | PG10 | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                   | FSMC_<br>NCE4_1/<br>FSMC_NE3 | -        | -    | EVENTOUT |
|        | PG11 | =   | -      | -        | -                | =        | -                              | -                    | -                      | -                  | =                         | -                 | ETH_MII_TX_EN<br>ETH_RMII_<br>TX_EN | FSMC_NCE4_                   | -        | -    | EVENTOUT |
|        | PG12 | =   | =      | -        | -                | =        | -                              | =                    | =                      | USART6_<br>RTS     | =                         | =                 | -                                   | FSMC_NE4                     | =        | -    | EVENTOUT |
|        | PG13 | =   | =      | =        | -                | ē        | -                              | =                    | ē                      | UART6_CTS          | =                         | ē                 | ETH _MII_TXD0<br>ETH _RMII_TXD0     | FSMC_A24                     | ē        | =    | EVENTOUT |
|        | PG14 | -   | -      | -        | -                | -        | -                              | -                    | =                      | USART6_TX          | -                         | =                 | ETH _MII_TXD1<br>ETH _RMII_TXD1     | FSMC_A25                     | -        | -    | EVENTOUT |
|        | PG15 | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_<br>CTS     | -                         | -                 | -                                   | -                            | DCMI_D13 | -    | EVENTOUT |



## **Table 9. Alternate function mapping (continued)**

|        |      | AF0 | AF1    | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10                | AF11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AF12                 | AF13           |      |          |
|--------|------|-----|--------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|------|----------|
| P      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS   | ETH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FSMC/SDIO<br>/OTG_FS | DCMI           | AF14 | AF15     |
|        | PH0  | =   | -      | =        | -                | =             | -                              | =                    | =                      | =                  | -                         | ē                   | ē                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | =                    | Ξ              | -    | EVENTOUT |
|        | PH1  | -   | -      | =        | -                | ı             | -                              | =                    | =                      | Ш                  | =                         | T.                  | The state of the s | E                    | Ξ              | -    | EVENTOUT |
|        | PH2  | ı   | -      | -        | -                | 1             | -                              | -                    | -                      | 1                  | -                         | 1                   | ETH _MII_CRS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                    | -              | -    | EVENTOUT |
|        | PH3  | ı   | -      | -        | -                | 1             | -                              | -                    | -                      | 1                  | -                         | 1                   | ETH _MII_COL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                    | -              | -    | EVENTOUT |
|        | PH4  | -   | -      | -        | -                | I2C2_SCL      | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>NXT | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | -              | -    | EVENTOUT |
|        | PH5  | =   | -      | -        | -                | I2C2_SDA      | =                              | =                    | =                      | =                  | -                         | ≡                   | ≡                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | =                    | =              | -    | EVENTOUT |
|        | PH6  | -   | -      | -        | -                | I2C2_<br>SMBA | -                              | -                    | -                      | -                  | TIM12_CH1                 | =                   | ETH _MII_RXD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                    | -              | =-   | EVENTOUT |
| Port H | PH7  | -   | -      | -        | -                | I2C3_SCL      | -                              | -                    | -                      | 1                  | -                         | -                   | ETH _MII_RXD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                    | -              | -    | EVENTOUT |
| FOILH  | PH8  | i   | -      | -        | -                | I2C3_SDA      | -                              | -                    | -                      | ı                  | -                         | =                   | =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | DCMI_<br>HSYNC | =    | EVENTOUT |
|        | PH9  | =   | -      | -        | -                | I2C3_<br>SMBA | =                              | =                    | -                      | =                  | TIM12_CH2                 | =                   | =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | =                    | DCMI_D0        | =    | EVENTOUT |
|        | PH10 | =   | -      | TIM5_CH1 | -                | -             | -                              | =                    | -                      | =                  | -                         | =                   | =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | =                    | DCMI_D1        | -    | EVENTOUT |
|        | PH11 | -   | -      | TIM5_CH2 | -                | -             | -                              | -                    | -                      | 1                  | -                         | -                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | DCMI_D2        | -    | EVENTOUT |
|        | PH12 | -   | -      | TIM5_CH3 | -                | -             | -                              | -                    | -                      | -                  | -                         | -                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | DCMI_D3        | -    | EVENTOUT |
|        | PH13 | -   | -      | -        | TIM8_CH1N        | -             | -                              | -                    | -                      | -                  | CAN1_TX                   | -                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | -              | -    | EVENTOUT |
|        | PH14 | -   | -      | -        | TIM8_CH2N        | -             | -                              | -                    | -                      | -                  | -                         | -                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | DCMI_D4        | -    | EVENTOUT |
|        | PH15 | -   | -      | -        | TIM8_CH3N        | -             | -                              | -                    | -                      | -                  | -                         | -                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                    | DCMI_D11       | -    | EVENTOUT |

| Tab         | le 9. Alt | ernate fu | ınction m | apping | (contin | ued) |
|-------------|-----------|-----------|-----------|--------|---------|------|
| ΛΕ <i>1</i> | AEE.      | AE6       | A E 7     | ΛEQ    | ΛEQ     | ΛE1  |

|        |      | AF0 | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10                | AF11           | AF12                 | AF13           |      |          |
|--------|------|-----|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|---------------------|----------------|----------------------|----------------|------|----------|
| P      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS   | ETH            | FSMC/SDIO<br>/OTG_FS | DCMI           | AF14 | AF15     |
|        | PI0  | =-  | =      | TIM5_CH4 | -                | ē        | SPI2_NSS<br>I2S2_WS            | =                    | =                      | =                  | -                         | -                   | =              | ē                    | DCMI_D13       | =    | EVENTOUT |
|        | PI1  | =   | =      | -        | -                | =        | SPI2_SCK<br>I2S2_CK            | =                    | =                      | =                  | -                         | -                   | =              | =                    | DCMI_D8        | =    | EVENTOUT |
|        | PI2  | -   | =      | -        | TIM8_CH4         | -        | SPI2_MISO                      | I2S2ext_SD           | =                      | =                  | -                         | -                   | =              | =                    | DCMI_D9        | -    | EVENTOUT |
|        | PI3  | =   | =      | -        | TIM8_ETR         | =        | SPI2_MOSI<br>I2S2_SD           | =                    | -                      | -                  | -                         | -                   | -              | =                    | DCMI_D10       | -    | EVENTOUT |
|        | PI4  | -   | -      | -        | TIM8_BKIN        | -        | -                              | -                    | -                      | -                  | -                         | -                   | -              | -                    | DCMI_D5        | -    | EVENTOUT |
| Port I | PI5  | -   | -      | -        | TIM8_CH1         | -        | -                              | -                    | =                      | -                  | -                         | -                   | =              | -                    | DCMI_<br>VSYNC | =-   | EVENTOUT |
|        | PI6  | -   | =-     | -        | TIM8_CH2         | =        | -                              | =                    | E                      | =                  | -                         | -                   | =              | =                    | DCMI_D6        | -    | EVENTOUT |
|        | PI7  | -   | =-     | -        | TIM8_CH3         | =        | -                              | =                    | =                      | =                  | -                         | -                   | =              | e                    | DCMI_D7        | -    | EVENTOUT |
|        | PI8  | =   | =-     | -        | -                | =        | -                              | =                    | ÷                      | =                  | -                         | -                   | =              | =                    | =              | -    | EVENTOUT |
|        | PI9  | -   | -      | 1        | -                | -        | -                              | -                    | -                      | -                  | CAN1_RX                   | -                   | -              | -                    | -              | -    | EVENTOUT |
|        | PI10 | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                   | ETH _MII_RX_ER | -                    | -              | -    | EVENTOUT |
|        | PI11 |     | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>DIR | -              | -                    | -              | -    | EVENTOUT |

## 4 Memory mapping

The memory map is shown in Figure 18.

Figure 18. STM32F40xxx memory map



Table 10. register boundary addresses

| Bus       | Boundary address          | Peripheral                     |
|-----------|---------------------------|--------------------------------|
|           | 0xE00F FFFF - 0xFFFF FFFF | Reserved                       |
| Cortex-M4 | 0xE000 0000 - 0xE00F FFFF | Cortex-M4 internal peripherals |
|           | 0xA000 1000 - 0xDFFF FFFF | Reserved                       |
|           | 0xA000 0000 - 0xA000 0FFF | FSMC control register          |
|           | 0x9000 0000 - 0x9FFF FFFF | FSMC bank 4                    |
| AHB3      | 0x8000 0000 - 0x8FFF FFFF | FSMC bank 3                    |
|           | 0x7000 0000 - 0x7FFF FFFF | FSMC bank 2                    |
|           | 0x6000 0000 - 0x6FFF FFFF | FSMC bank 1                    |
|           | 0x5006 0C00- 0x5FFF FFFF  | Reserved                       |
|           | 0x5006 0800 - 0x5006 0BFF | RNG                            |
| AHB2      | 0x5005 0400 - 0x5006 07FF | Reserved                       |
|           | 0x5005 0000 - 0x5005 03FF | DCMI                           |
|           | 0x5004 0000- 0x5004 FFFF  | Reserved                       |
|           | 0x5000 0000 - 0x5003 FFFF | USB OTG FS                     |
|           | 0x4008 0000- 0x4FFF FFFF  | Reserved                       |

Table 10. register boundary addresses (continued)

| Bus  | Boundary address          | Peripheral               |  |  |  |
|------|---------------------------|--------------------------|--|--|--|
|      | 0x4004 0000 - 0x4007 FFFF | USB OTG HS               |  |  |  |
|      | 0x4002 9400 - 0x4003 FFFF | Reserved                 |  |  |  |
|      | 0x4002 9000 - 0x4002 93FF |                          |  |  |  |
|      | 0x4002 8C00 - 0x4002 8FFF |                          |  |  |  |
|      | 0x4002 8800 - 0x4002 8BFF | ETHERNET MAC             |  |  |  |
|      | 0x4002 8400 - 0x4002 87FF |                          |  |  |  |
|      | 0x4002 8000 - 0x4002 83FF |                          |  |  |  |
|      | 0x4002 6800 - 0x4002 7FFF | Reserved                 |  |  |  |
|      | 0x4002 6400 - 0x4002 67FF | DMA2                     |  |  |  |
|      | 0x4002 6000 - 0x4002 63FF | DMA1                     |  |  |  |
|      | 0x4002 5000 - 0x4002 5FFF | Reserved                 |  |  |  |
|      | 0x4002 4000 - 0x4002 4FFF | BKPSRAM                  |  |  |  |
| AHB1 | 0x4002 3C00 - 0x4002 3FFF | Flash interface register |  |  |  |
| Andi | 0x4002 3800 - 0x4002 3BFF | RCC                      |  |  |  |
|      | 0x4002 3400 - 0x4002 37FF | Reserved                 |  |  |  |
|      | 0x4002 3000 - 0x4002 33FF | CRC                      |  |  |  |
|      | 0x4002 2400 - 0x4002 2FFF | Reserved                 |  |  |  |
|      | 0x4002 2000 - 0x4002 23FF | GPIOI                    |  |  |  |
|      | 0x4002 1C00 - 0x4002 1FFF | GPIOH                    |  |  |  |
|      | 0x4002 1800 - 0x4002 1BFF | GPIOG                    |  |  |  |
|      | 0x4002 1400 - 0x4002 17FF | GPIOF                    |  |  |  |
|      | 0x4002 1000 - 0x4002 13FF | GPIOE                    |  |  |  |
|      | 0x4002 0C00 - 0x4002 0FFF | GPIOD                    |  |  |  |
|      | 0x4002 0800 - 0x4002 0BFF | GPIOC                    |  |  |  |
|      | 0x4002 0400 - 0x4002 07FF | GPIOB                    |  |  |  |
|      | 0x4002 0000 - 0x4002 03FF | GPIOA                    |  |  |  |
|      | 0x4001 5800- 0x4001 FFFF  | Reserved                 |  |  |  |

Table 10. register boundary addresses (continued)

| Bus  | Boundary address          | Peripheral         |
|------|---------------------------|--------------------|
|      | 0x4001 4C00 - 0x4001 57FF | Reserved           |
|      | 0x4001 4800 - 0x4001 4BFF | TIM11              |
|      | 0x4001 4400 - 0x4001 47FF | TIM10              |
|      | 0x4001 4000 - 0x4001 43FF | TIM9               |
|      | 0x4001 3C00 - 0x4001 3FFF | EXTI               |
|      | 0x4001 3800 - 0x4001 3BFF | SYSCFG             |
|      | 0x4001 3400 - 0x4001 37FF | Reserved           |
|      | 0x4001 3000 - 0x4001 33FF | SPI1               |
| APB2 | 0x4001 2C00 - 0x4001 2FFF | SDIO               |
|      | 0x4001 2400 - 0x4001 2BFF | Reserved           |
|      | 0x4001 2000 - 0x4001 23FF | ADC1 - ADC2 - ADC3 |
|      | 0x4001 1800 - 0x4001 1FFF | Reserved           |
|      | 0x4001 1400 - 0x4001 17FF | USART6             |
|      | 0x4001 1000 - 0x4001 13FF | USART1             |
|      | 0x4001 0800 - 0x4001 0FFF | Reserved           |
|      | 0x4001 0400 - 0x4001 07FF | TIM8               |
|      | 0x4001 0000 - 0x4001 03FF | TIM1               |
|      | 0x4000 7800- 0x4000 FFFF  | Reserved           |

Table 10. register boundary addresses (continued)

| Bus  | Boundary address          | Peripheral          |
|------|---------------------------|---------------------|
|      | 0x4000 7800 - 0x4000 7FFF | Reserved            |
|      | 0x4000 7400 - 0x4000 77FF | DAC                 |
|      | 0x4000 7000 - 0x4000 73FF | PWR                 |
|      | 0x4000 6C00 - 0x4000 6FFF | Reserved            |
|      | 0x4000 6800 - 0x4000 6BFF | CAN2                |
|      | 0x4000 6400 - 0x4000 67FF | CAN1                |
|      | 0x4000 6000 - 0x4000 63FF | Reserved            |
|      | 0x4000 5C00 - 0x4000 5FFF | I2C3                |
|      | 0x4000 5800 - 0x4000 5BFF | I2C2                |
|      | 0x4000 5400 - 0x4000 57FF | I2C1                |
|      | 0x4000 5000 - 0x4000 53FF | UART5               |
|      | 0x4000 4C00 - 0x4000 4FFF | UART4               |
|      | 0x4000 4800 - 0x4000 4BFF | USART3              |
|      | 0x4000 4400 - 0x4000 47FF | USART2              |
|      | 0x4000 4000 - 0x4000 43FF | I2S3ext             |
| APB1 | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3         |
|      | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2         |
|      | 0x4000 3400 - 0x4000 37FF | I2S2ext             |
|      | 0x4000 3000 - 0x4000 33FF | IWDG                |
|      | 0x4000 2C00 - 0x4000 2FFF | WWDG                |
|      | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers |
|      | 0x4000 2400 - 0x4000 27FF | Reserved            |
|      | 0x4000 2000 - 0x4000 23FF | TIM14               |
|      | 0x4000 1C00 - 0x4000 1FFF | TIM13               |
|      | 0x4000 1800 - 0x4000 1BFF | TIM12               |
|      | 0x4000 1400 - 0x4000 17FF | TIM7                |
|      | 0x4000 1000 - 0x4000 13FF | TIM6                |
|      | 0x4000 0C00 - 0x4000 0FFF | TIM5                |
|      | 0x4000 0800 - 0x4000 0BFF | TIM4                |
|      | 0x4000 0400 - 0x4000 07FF | TIM3                |
|      | 0x4000 0000 - 0x4000 03FF | TIM2                |